# Monolithically Integrated Protection Circuits in 650V Power GaN Syed Asif Eqbal, Manish Shah, and Rajesh Ghosh ## Tagore Technology Inc. APEC'22 (Industrial Session IS07) Integration in WBG Semiconductors: Increased Power Density and Advanced Functionalities at Application Level Date: 2022-03-23 #### Presenters Bio **Manish Shah** is a co-founder and VP of Engineering at Tagore Technology; The company involved in developing RF and Power Management products based on GaN Technology. He leads an engineering team who is responsible for developing GaN Power IC, High Power GaN RF switch, Power Amplifier and Low Noise Amplifier products. He has more than 25 years of experience in the semiconductor industry including GaN technology, design and development of integrated GaN Power IC, HV driver, level shifter, protection circuits, High Power RF frontend, Cellular RF transceivers, CMOS RFIC and PMIC. He has 12 issued patents and more pending. He holds a Master's Degree in Electrical Engineering from National Technological University and Bachelors Degree in Electrical Engineering from University of Illinois at Chicago. #### **Outline** - ☐ GaN HEMT as a power device - Technology options & Tradeoff - Challenges - ☐ Integration Options - ☐ Monolithically integrated protection circuit: - Gate voltage control circuit for gate protection - Slew rate control circuit - Unbiased dv/dt immunity circuit for dv/dt induced false turn-on - UVLO to prevent high supply ramp rate induced false turn-on and turn PFET on at right gate voltage - □ Summary ### **GaN Power HEMT for Chargers and Power Supplies** ■ Mobile/PC Chargers ☐ Server/Networking Supplies ■ EV Chargers **Better Device: GaN** > Energy Efficiency Size/Cost↓ Greener Planet **Better Driver: Integration** Performance Protection Reliability **Easier Adoption** #### Two Broad Choices of GaN HEMT: E-mode vs. D-mode | Metric | E-Mode | D-Mode | |-----------------------------------------------|----------|----------------| | ☐ Threshold voltage V <sub>t</sub> | Positive | Negative | | ■ Need for Cascode<br>/Negative driver-supply | No | Yes | | ■ Monolithic integration | Possible | Very difficult | | D-mode D-mode D Mode LV NMOS S | | E-mode<br>S | #### **GaN** power HEMT offers excellent performance leading to #### **GaN** power HEMT offers excellent performance leading to #### However, gate of GaN HEMT\* is sensitive: - 1.5 V typical V<sub>t</sub>, easily goes ±0.7 V - >1 Miller-ratio at high voltage ( $\equiv Q_{GD}/Q_{GS}$ ) - Max V<sub>GS</sub> is SOA limited; typical ~6.5 V #### Leading to roadblocks in successful deployment: - Higher Susceptibility to drain dv/dt induced turn-on - Slight noise-coupling to gate can turn-on the device - Performance (R<sub>dson</sub> and I<sub>dsat</sub>) suffers with insufficient V<sub>GS</sub> - Unregulated V<sub>GS</sub> is a reliability hazard - ✓ Energy savings - √ Size/BOM savings ## A Typical HTGB Chart for a GaN Power Device #### Implication of higher gate-to-source voltage - $n = 49.5 \rightarrow Very large AF$ - Gate voltage of 7.3V with 50% duty cycle will have >15yrs lifetime - Ringing of gate voltage > 9V for 0.1% of total period, will reduce lifetime <0.5yrs\*</li> ### **Integration Options** Driver and HEMT Two-ICs, Two-Packages Driver and HEMT Two-ICs, Co-packaged Driver and HEMT Single-Die #### **Present Topic:** - Smaller Gate-Loop - On-Die Protection Circuits - Challenges: Driver Circuit Design ## **Configurable Driver-Supply Architecture** V<sub>GS</sub> is (imprecisely) regulated. A flexible architecture allows various user-selectable levels of V<sub>GS</sub> regulation. ## Gate Voltage Regulation and Slew rate performance ## **Bias-less dv/dt Protection Requirement** #### **High-Side:** - HS driver-supply (bootstrap) builds up when LS switch turns on. - At this point, HS experiences +ve dv/dt. - A (usual) driver cannot help as bias-supply is not ready yet. #### Low-Side: If driver-supply is sequenced to rise after DC bus is already up, then LS might experience substantial dv/dt while the corresponding driver is bias-less. #### In both cases, A low V<sub>t</sub> of GaN HEMT combined with its high Miller-ratio means a high propensity for false turn-on while driver is not there to help. ## **Bias-less DVDT Protection in Operation** Bias-less DVDT-protection-circuit\* prevents false turn-on. Without Bias-less DVDT-Protection-Circuit With Bias-less DVDT-Protection-Circuit\* #### **UVLO** function - High-frequency converters present many new challenges - Push to improve no load efficiency present additional challenges - High supply-ramp-rate - HS bootstrap charging in ACF - LS in ACF where driver supply is power cycled - Require UVLO with fast response time - With UVLO, a driver becomes operational, offering reliable control of HEMT's gate, only when driver's supply is ready. ## **UVLO** circuit performance UVLO allowing operation only when driver-supply becomes sufficient. PWM is always high. Drain stays at 400 V → HEMT is always off. UVLO providing the protection at driver-supply ramping. PWM is floating. ## **Production data - Vreg Voltage** - Good tight distribution of Vreg voltage - Data illustrate feasibility of monolithic integration of essential protection circuits ## **Summary** #### Monolithically-integrated IC demonstrated with - Configurable driver-supply as per controller type - Better control of gate voltage while maintaining on-state gate voltage within SOA limit - Protection against dv/dt induced turn-on even under no driver-supply - UVLO ensures that FET turns on only when supply is sufficiently high Easy GaN adoption for efficient and reliable operation leading to ever higher power density! ## Thank you for your interest! By, Manish Shah Email: manish.shah@tagoretech.com Phone: +1 847 668 8418 Tagore Technology Inc. Functionalities at Application Level (Session IS07)